
High Speed Interface Design Engineer, Silicon
- Jhubei, Hsinchu County
- Permanent
- Full-time
Note: By applying to this position you will have an opportunity to share your preferred working location from the following: New Taipei, Banqiao District, New Taipei City, Taiwan; Zhubei, Zhubei City, Hsinchu County, Taiwan.Minimum qualifications:
- Bachelor's degree in Electrical Engineering, a related field, or equivalent practical experience.
- 8 years of experience with Serializer/Deserializer (SERDES) key sub-blocks design, such as transmitter, receiver, phase-locked loops, clock and data recovery circuit.
- Experience with lab bring-up, silicon characterization, and debug of mixed-signal IPs.
- Experience with CMOS design, layout and validation.
- Master's degree or PhD in Electrical Engineering or Computer Science, or a related field.
- Experience with highly scaled CMOS (FinFET) design, layout and validation, low power design techniques such as dynamic voltage or frequency scaling and creating behavioral models of analog circuits in SystemVerilog or VerilogA and analysis of system level tradeoffs.
- Experience covering the full product lifecycle: specification, architecture, design, and productization of PHYs (Physical Layer Protocols).
- Familiarity with high speed SERDES sub-blocks such as Transmitter, PLL, CTLE, DFE, Sense Amplifier and CDR.
- Familiarity with high speed IO specifications like PCIE, MIPI CDPHY, UCIE and LPDDR.
- Collaborate with architects and cross-functional teams to define high speed I/O specification and components.
- Study specifications, build models and analyze the budget for high speed I/O components.
- Perform mixed-signal circuit design, simulation, and verification for critical high speed I/O components. This includes, but is not limited to: Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), Differential Line Drivers (TX), Receivers (RX), Clock and Data Recovery (CDR) circuits, bias generators, regulators, and I/O cells.
- Collaborate with cross-functional teams, including digital design, layout, verification, and system integration to ensure robust circuit performance.
- Participate in post-silicon validation, debug, and characterization efforts.